HTML datasheet archive (search documentation on electronic components) Search datasheet (1.687.043 components)
Search field

Datasheet: M16024EJ2V0DS00 (NEC)

 

Download: PDF   ZIP
NEC

Document Outline

The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with NEC Electronics sales
representative for availability and additional information.
MOS INTEGRATED CIRCUIT
PD44321182, 44321362
32M-BIT ZEROSB
TM
SRAM
PIPELINED OPERATION
Document No. M16024EJ2V0DS00 (2nd edition)
Date Published August 2003 NS CP(K)
Printed in Japan
PRELIMINARY DATA SHEET
2002
The mark shows major revised points.
Description
The
PD44321182 is a 2,097,152-word by 18-bit and the PD44321362 is a 1,048,576-word by 36-bit ZEROSB
static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
PD44321182 and PD44321362 are optimized to eliminate dead cycles for read to write, or write to read
transitions. These ZEROSB static RAMs integrate unique synchronous peripheral circuitry, 2-bit burst counter and
output buffer as well as SRAM core. All input registers are controlled by a positive edge of the single clock input
(CLK).
The
PD44321182 and PD44321362 are suitable for applications which require synchronous operation, high speed,
low voltage, high density and wide bit configuration, such as buffer memory.
ZZ has to be set LOW at the normal operation. When ZZ is set HIGH, the SRAM enters Power Down State ("Sleep").
In the "Sleep" state, the SRAM internal state is preserved. When ZZ is set LOW again, the SRAM resumes normal
operation.
The
PD44321182 and PD44321362 are packaged in 100-pin PLASTIC LQFP with a 1.4 mm package thickness for
high density and low capacitive loading.
Features
Low voltage core supply : V
DD
= 3.3 0.165V (-A44, -A50, -A60, -A44Y, -A50Y, -A60Y)
V
DD
= 2.5 0.125V (-C50, -C60, -C50Y, -C60Y)
Synchronous operation
Operating temperature : T
A
= 0 to 70 C (-A44, -A50, -A60, -C50, -C60)
T
A
= 40 to +85 C (-A44Y, -A50Y, -A60Y, -C50Y, -C60Y)
100 percent bus utilization
Internally self-timed write control
Burst read / write : Interleaved burst and linear burst sequence
Fully registered inputs and outputs for pipelined operation
All registers triggered off positive clock edge
3.3V or 2.5V LVTTL Compatible : All inputs and outputs
Fast clock access time : 2.8 ns (225 MHz), 3.2 ns (200 MHz), 3.5 ns (167 MHz)
Asynchronous output enable : /G
Burst sequence selectable : MODE
Sleep mode : ZZ (ZZ = Open or Low : Normal operation)
Separate byte write enable : /BW1 to /BW4 (
PD44321362)
/BW1 and /BW2 (
PD44321182)
Three chip enables for easy depth expansion
Common I/O using three state outputs
2
Preliminary Data Sheet M16024EJ2V0DS
PD44321182, 44321362
Ordering Information
Part number
Access
Time
ns
Clock
Frequency
MHz
Core Supply
Voltage
V
I/O Interface
Operating
Temperature
C
Package
PD44321182GF-A44
Note
2.8
225
3.3 0.165
3.3 V or
0 to 70
100-pin PLASTIC LQFP
PD44321182GF-A50
3.2
200
2.5 V LVTTL
(14 x 20)
PD44321182GF-A60
3.5
167
PD44321362GF-A44
Note
2.8
225
PD44321362GF-A50
3.2
200
PD44321362GF-A60
3.5
167
PD44321182GF-C50
3.2
200
2.5 0.125
2.5 V LVTTL
PD44321182GF-C60
3.5
167
PD44321362GF-C50
3.2
200
PD44321362GF-C60
3.5
167
PD44321182GF-A44Y
Note
2.8
225
3.3 0.165
3.3 V or
40 to +85
PD44321182GF-A50Y
3.2
200
2.5 V LVTTL
PD44321182GF-A60Y
3.5
167
PD44321362GF-A44Y
Note
2.8
225
PD44321362GF-A50Y
3.2
200
PD44321362GF-A60Y
3.5
167
PD44321182GF-C50Y
3.2
200
2.5 0.125
2.5 V LVTTL
PD44321182GF-C60Y
3.5
167
PD44321362GF-C50Y
3.2
200
PD44321362GF-C60Y
3.5
167
Note Under development
3
Preliminary Data Sheet M16024EJ2V0DS
PD44321182, 44321362
Pin Configurations
/
indicates active low signal.
100-pin PLASTIC LQFP (14



20)
[



PD44321182GF]
Marking Side
NC
NC
NC
V
DD
Q
V
SS
Q
NC
NC
I/O9
I/O10
V
SS
Q
V
DD
Q
I/O11
I/O12
V
DD
V
DD
V
DD
V
SS
I/O13
I/O14
V
DD
Q
V
SS
Q
I/O15
I/O16
I/OP2
NC
V
SS
Q
V
DD
Q
NC
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
A20
NC
NC
V
DD
Q
V
SS
Q
NC
I/OP1
I/O8
I/O7
V
SS
Q
V
DD
Q
I/O6
I/O5
V
SS
V
DD
V
DD
ZZ
I/O4
I/O3
V
DD
Q
V
SS
Q
I/O2
I/O1
NC
NC
V
SS
Q
V
DD
Q
NC
NC
NC
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
A6
A7
/CE
CE2
NC
NC
/BW2
/BW1
/CE2
V
DD
V
SS
CLK
/WE
/CKE
/G
ADV
A18
A17
A8
A9
MODE
A5
A4
A3
A2
A1
A0
NC
NC
V
SS
V
DD
NC
A19
A10
A11
A12
A13
A14
A15
A16
Remark Refer to Package Drawings for the 1-pin index mark.
4
Preliminary Data Sheet M16024EJ2V0DS
PD44321182, 44321362
Pin Identifications
[



PD44321182GF]
Symbol
Pin No.
Description
A0 to A20
37, 36, 35, 34, 33, 32, 100, 99, 82, 81, 44, Synchronous Address Input
45, 46, 47, 48, 49, 50, 83, 84, 43, 80
I/O1 to I/O16
58, 59, 62, 63, 68, 69, 72, 73, 8, 9, 12, 13, Synchronous Data In,
18, 19, 22, 23
Synchronous / Asynchronous Data Out
I/OP1, I/OP2
74, 24
Synchronous Data In (Parity),
Synchronous / Asynchronous Data Out (Parity)
ADV
85
Synchronous Address Load / Advance Input
/CE, CE2, /CE2
98, 97, 92
Synchronous Chip Enable Input
/WE
88
Synchronous Write Enable Input
/BW1, /BW2
93, 94
Synchronous Byte Write Enable Input
/G
86
Asynchronous Output Enable Input
CLK
89
Clock Input
/CKE
87
Synchronous Clock Enable Input
MODE
31
Asynchronous Burst Sequence Select Input
Have to tied to V
DD
or V
SS
during normal operation
ZZ
64
Asynchronous Power Down State Input
V
DD
14, 15, 16, 41, 65, 66, 91
Power Supply
V
SS
17, 40, 67, 90
Ground
V
DD
Q
4, 11, 20, 27, 54, 61, 70, 77
Output Buffer Power Supply
V
SS
Q
5, 10, 21, 26, 55, 60, 71, 76
Output Buffer Ground
NC
1, 2, 3, 6, 7, 25, 28, 29, 30, 38, 39, 42, 51, No Connection
52, 53, 56, 57, 75, 78, 79, 95, 96
5
Preliminary Data Sheet M16024EJ2V0DS
PD44321182, 44321362
100-pin PLASTIC LQFP (14



20)
[



PD44321362GF]
Marking Side
I/OP3
I/O17
I/O18
V
DD
Q
V
SS
Q
I/O19
I/O20
I/O21
I/O22
V
SS
Q
V
DD
Q
I/O23
I/O24
V
DD
V
DD
V
DD
V
SS
I/O25
I/O26
V
DD
Q
V
SS
Q
I/O27
I/O28
I/O29
I/O30
V
SS
Q
V
DD
Q
I/O31
I/O32
I/OP4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
I/OP2
I/O16
I/O15
V
DD
Q
V
SS
Q
I/O14
I/O13
I/O12
I/O11
V
SS
Q
V
DD
Q
I/O10
I/O9
V
SS
V
DD
V
DD
ZZ
I/O8
I/O7
V
DD
Q
V
SS
Q
I/O6
I/O5
I/O4
I/O3
V
SS
Q
V
DD
Q
I/O2
I/O1
I/OP1
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
A6
A7
/CE
CE2
/BW4
/BW3
/BW2
/BW1
/CE2
V
DD
V
SS
CLK
/WE
/CKE
/G
ADV
A18
A17
A8
A9
MODE
A5
A4
A3
A2
A1
A0
NC
NC
V
SS
V
DD
NC
A19
A10
A11
A12
A13
A14
A15
A16
Remark Refer to Package Drawings for the 1-pin index mark.
© 2018 • ICSheet
Contact form
Main page