HTML datasheet archive (search documentation on electronic components) Search datasheet (1.687.043 components)
Search field

Datasheet: 29F020 (Advanced Micro Devices)

2 Megabit (256 K X 8-bit) Cmos 5.0 Volt-only Boot Sector Flash Memory

 

Download: PDF   ZIP
Advanced Micro Devices

Document Outline

July 2003
The following document specifies Spansion memory products that are now offered by both Advanced
Micro Devices and Fujitsu. Although the document is marked with the name of the company that orig-
inally developed the specification, these products will be offered to customers of both AMD and
Fujitsu.
Continuity of Specifications
There is no change to this datasheet as a result of offering the device as a Spansion product. Any
changes that have been made are the result of normal datasheet improvement and are noted in the
document revision summary, where supported. Future routine revisions will occur when appropriate,
and changes will be noted in a revision summary.
Continuity of Ordering Part Numbers
AMD and Fujitsu continue to support existing part numbers beginning with "Am" and "MBM". To order
these products, please use only the Ordering Part Numbers listed in this document.
For More Information
Please contact your local AMD or Fujitsu sales office for additional information about Spansion
memory solutions.
Am29F002B/Am29F002NB
Data Sheet
Publication Number 21257 Revision
D
Amendment 0 Issue
Date
November 28, 2000
This Data Sheet states AMD's current technical specifications regarding the Products described herein. This Data
Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
Publication# 21527
Rev: D Amendment/0
Issue Date: November 28, 2000
Am29F002B/Am29F002NB
2 Megabit (256 K x 8-Bit)
CMOS 5.0 Volt-only Boot Sector Flash Memory
DISTINCTIVE CHARACTERISTICS
Single power supply operation
-- 5.0 Volt-only operation for read, erase, and
program operations
-- Minimizes system level requirements
Manufactured on 0.32 m process technology
-- Compatible with 0.5 m Am29F002 device
High performance
-- Access times as fast as 55 ns
Low power consumption (typical values at
5 MHz)
-- 1 A standby mode current
-- 20 mA read current
-- 30 mA program/erase current
Flexible sector architecture
-- One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and
three 64 Kbyte sectors
-- Supports full chip erase
-- Sector Protection features:
A hardware method of locking a sector to
prevent any program or erase operations within
that sector
Sectors can be locked via programming equipment
Temporary Sector Unprotect feature allows code
changes in previously locked sectors
Top or bottom boot block configurations available
Embedded Algorithms
-- Embedded Erase algorithm automatically
preprograms and erases the entire chip or any
combination of designated sectors
-- Embedded Program algorithm automatically
writes and verifies data at specified addresses
Minimum 1,000,000 write cycle guarantee per
sector
20-year data retention at 125
C
-- Reliable operation for the life of the system
Package option
-- 32-pin PDIP
-- 32-pin TSOP
-- 32-pin PLCC
Compatibility with JEDEC standards
-- Pinout and software compatible with
single-power supply Flash
-- Superior inadvertent write protection
Data# Polling and toggle bits
-- Provides a software method of detecting
program or erase operation completion
Erase Suspend/Erase Resume
-- Suspends an erase operation to read data from,
or program data to, a sector that is not being
erased, then resumes the erase operation
Hardware reset pin (RESET#)
-- Hardware method to reset the device to reading
array data (not available on Am29F002NB)
2
Am29F002B/Am29F002NB
November 28, 2000
GENERAL DESCRIPTION
The Am29F002B Family consists of 2 Mbit, 5.0
volt-only Flash memory devices organized as 262,144
bytes. The Am29F002B offers the RESET# function,
the Am29F002NB does not. The data appears on
DQ7DQ0. The device is offered in 32-pin PLCC,
32-pin TSOP, and 32-pin PDIP packages. This device
is designed to be programmed in-system with the stan-
dard system 5.0 volt V
CC
supply. No V
PP
is required for
write or erase operations. The device can also be pro-
grammed in standard EPROM programmers.
This device is manufactured using AMD's 0.32 m
process technology, and offers all the features and
benefits of the Am29F002, which was manufactured
using 0.5 m process technology.
The standard device offers access times of 55, 70, 90,
and 120 ns, allowing high speed microprocessors to
operate without wait states. To eliminate bus conten-
tion the device has separate chip enable (CE#), write
enable (WE#) and output enable (OE#) controls.
The device requires only a single 5.0 volt power
supply
for both read and write functions. Internally
generated and regulated voltages are provided for the
program and erase operations.
The device is entirely command set compatible with the
JEDEC single-power-supply Flash standard. Com-
mands are written to the command register using
standard microprocessor write timings. Register con-
tents serve as input to an internal state-machine that
controls the erase and programming circuitry. Write
cycles also internally latch addresses and data needed
for the programming and erase operations. Reading
data out of the device is similar to reading from other
Flash or EPROM devices.
Device programming occurs by executing the program
command sequence. This initiates the Embedded
Program
algorithm--an internal algorithm that auto-
matically times the program pulse widths and verifies
proper cell margin.
Device erasure occurs by executing t he erase
command sequence. This initiates the Embedded
Erase algorithm--an internal algorithm that automati-
cally preprograms the array (if it is not already
programmed) before executing the erase operation.
During erase, the device automatically times the erase
pulse widths and verifies proper cell margin.
The host system can detect whether a program or
erase operation is complete by reading the DQ7 (Data#
Polling) and DQ6 (toggle) status bits. After a program
or erase cycle has been completed, the device is ready
to read array data or accept another command.
The sector erase architecture allows memory sectors
to be erased and reprogrammed without affecting the
data contents of other sectors. The device is fully
erased when shipped from the factory.
Hardware data protection measures include a low VCC
detector that automatically inhibits write operations during
power transitions. The hardware sector protection
feature disables both program and erase operations in
any combination of the sectors of memory. This can be
achieved via programming equipment.
The Erase Suspend feature enables the user to put
erase on hold for any period of time to read data from,
or program data to, any sector that is not selected for
erasure. True background erase can thus be achieved.
The hardware RESET# pin terminates any operation
in progress and resets the internal state machine to
reading array data. The RESET# pin may be tied to the
system reset circuitry. A system reset would thus also
reset the device, enabling the system microprocessor
to read the boot-up firmware from the Flash memory.
(This feature is not available on the Am29F002NB.)
The system can place the device into the standby mode.
Power consumption is greatly reduced in this mode.
AMD's Flash technology combines years of Flash
memory manufacturing experience to produce the
highest levels of quality, reliability and cost effective-
ness. The device electrically erases all bits within a
sector simultaneously via Fowler-Nordheim tunneling.
The data is programmed using hot electron injection.
November 28, 2000
Am29F002B/Am29F002NB
3
TABLE OF CONTENTS
Product Selector Guide . . . . . . . . . . . . . . . . . . . . . 4
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Connection Diagrams . . . . . . . . . . . . . . . . . . . . . . 5
Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Logic Symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 7
Device Bus Operations . . . . . . . . . . . . . . . . . . . . . . 8
Table 1. Am29F002B/Am29F002NB Device Bus Operations . . . . . .8
Requirements for Reading Array Data . . . . . . . . . . . . . . . . . . 8
Writing Commands/Command Sequences . . . . . . . . . . . . . . . 8
Program and Erase Operation Status . . . . . . . . . . . . . . . . . . . 8
Standby Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
RESET#: Hardware Reset Pin . . . . . . . . . . . . . . . . . . . . . . . . 9
Output Disable Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Table 2. Am29F002B/Am29F002NB Top Boot Block Sector
Address Table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Table 3. Am29F002B/Am29F002NB Bottom Boot Block Sector
Address Table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Autoselect Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Table 4. Am29F002B/Am29F002NB Autoselect Codes (High
Voltage Method) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Sector Protection/Unprotection . . . . . . . . . . . . . . . . . . . . . . . 10
Temporary Sector Unprotect . . . . . . . . . . . . . . . . . . . . . . . . . 11
Figure 1. Temporary Sector Unprotect Operation . . . . . . . . . . . . . .11
Hardware Data Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Low V
CC
Write Inhibit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Write Pulse "Glitch" Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Logical Inhibit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Power-Up Write Inhibit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Command Definitions . . . . . . . . . . . . . . . . . . . . . . 12
Reading Array Data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Reset Command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Autoselect Command Sequence . . . . . . . . . . . . . . . . . . . . . . 12
Byte Program Command Sequence . . . . . . . . . . . . . . . . . . . 12
Figure 2. Program Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
Chip Erase Command Sequence . . . . . . . . . . . . . . . . . . . . . 13
Sector Erase Command Sequence . . . . . . . . . . . . . . . . . . . . 13
Figure 3. Erase Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .14
Erase Suspend/Erase Resume Commands . . . . . . . . . . . . . 15
Command Definitions ............................................................. 16
Table 5. Am29F002B/Am29F002NB Command Definitions . . . . . .16
Write Operation Status . . . . . . . . . . . . . . . . . . . . . 17
DQ7: Data# Polling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Figure 4. Data# Polling Algorithm . . . . . . . . . . . . . . . . . . . . . . . . . 17
DQ6: Toggle Bit I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
DQ2: Toggle Bit II . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Reading Toggle Bits DQ6/DQ2 . . . . . . . . . . . . . . . . . . . . . . . 18
DQ5: Exceeded Timing Limits . . . . . . . . . . . . . . . . . . . . . . . . 18
DQ3: Sector Erase Timer . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 5. Toggle Bit Algorithm . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Table 6. Write Operation Status . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Absolute Maximum Ratings . . . . . . . . . . . . . . . . 21
Figure 6. Maximum Negative Overshoot Waveform . . . . . . . . . . . 21
Figure 7. Maximum Positive Overshoot Waveform . . . . . . . . . . . . 21
Operating Ranges . . . . . . . . . . . . . . . . . . . . . . . . 21
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 22
Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Figure 8. Test Setup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Table 7. Test Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Key to Switching Waveforms . . . . . . . . . . . . . . . 24
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 25
Figure 9. Read Operations Timings . . . . . . . . . . . . . . . . . . . . . . . . 25
Figure 10. RESET# Timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 11. Program Operation Timings . . . . . . . . . . . . . . . . . . . . . 28
Figure 12. Chip/Sector Erase Operation Timings . . . . . . . . . . . . . 29
Figure 13. Data# Polling Timings (During Embedded Algorithms) . 30
Figure 14. Toggle Bit Timings (During Embedded Algorithms) . . . 30
Figure 15. DQ2 vs. DQ6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Figure 16. Temporary Sector Unprotect Timing Diagram
(Am29F002B only) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Figure 17. Alternate CE# Controlled Write Operation Timings . . . 33
Erase and Programming Performance . . . . . . . 34
Latchup Characteristics . . . . . . . . . . . . . . . . . . . 34
TSOP Pin Capacitance . . . . . . . . . . . . . . . . . . . . 34
PLCC and PDIP Pin Capacitance . . . . . . . . . . . . 35
Data Retention . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Physical Dimensions . . . . . . . . . . . . . . . . . . . . . . 36
PD 032--32-Pin Plastic DIP . . . . . . . . . . . . . . . . . . . . . . . . . 36
PL 032--32-Pin Plastic Leaded Chip Carrier . . . . . . . . . . . . 37
TS 032--32-Pin Standard Thin Small Package . . . . . . . . . . 38
Revision Summary . . . . . . . . . . . . . . . . . . . . . . . . 39
Revision A (July 1998) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Revision B (January 1999) . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Revision C (November 12, 1999) . . . . . . . . . . . . . . . . . . . . . 39
Revision D (November 28, 2000) . . . . . . . . . . . . . . . . . . . . . 39
4
Am29F002B/Am29F002NB
November 28, 2000
PRODUCT SELECTOR GUIDE
Note: See "AC Characteristics" for full specifications.
BLOCK DIAGRAM
Family Part Number
Am29F002B/Am29F002NB
Speed Option
V
CC
= 5.0 V 5%
-55
V
CC
= 5.0 V 10%
-70
-90
-120
Max access time, ns (t
ACC
)
55
70
90
120
Max CE# access time, ns (t
CE
)
55
70
90
120
Max OE# access time, ns (t
OE
)
30
30
35
50
Input/Output
Buffers
X-Decoder
Y-Decoder
Chip Enable
Output Enable
Logic
Erase Voltage
Generator
PGM Voltage
Generator
Timer
V
CC
Detector
State
Control
Command
Register
V
CC
V
SS
WE#
CE#
OE#
STB
STB
DQ0
DQ7
Sector Switches
RESET#
Data
Latch
Y-Gating
Cell Matrix
A
ddr
es
s
Latc
h
A0A17
n/a Am29F002NB
© 2019 • ICSheet
Contact form
Main page